

USB-2.0 to Two Serial Ports

### Features

- USB-2.0 Device Controller
- On-Chip USB-2.0 PHY
- On-Chip Voltage Regulators
- Two 16c450/16c550 compatible UARTs
- Supports SIR IrDA Mode on any/all ports
- Supports RS-232, RS-485 and RS-422 Serial Ports
- 5, 6, 7 and 8-bit Serial Data support
- Hardware and Software Flow Control
- Serial Port speeds from 50 bps to 6 Mbps
- Custom BAUD Rates supported through external clock and/or by programming the internal PLL
- On-Chip 512-Byte FIFOs for upstream and downstream data transfers for each Serial Port
- Supports Remote Wakeup and Power Management features
- Serial Port Transceiver Shut-Down
   support
- Two-Wire I<sup>2</sup>C Interface for EEPROM
- EEPROM read/write through USB
- iSerial feature support with EEPROM
- One Bi-directional multi-function GPIO
- On-Chip buffers for Serial Port signals to operate without external Transceivers over short cable lengths
- Bus-Powered Device

### **General Description**

The MCS7820 is a USB-2.0 to Dual-Serial Port device. It has been developed to connect a wide range of standard serial devices to a USB host.

The MCS7820 has a USB Device Controller connected to two (2) individual UARTs.

Support for the following serial communication programs is included:

HyperTerminal, PComm, Windows direct connection, Windows dial-up connection through modem, Networking over IrDA and Windows direct connection over IrDA, Minicom.

### Applications

- Serial Attached Devices
- Modems, Serial Mouse, Generic Serial Devices
- Serial-Port Server
- Data Acquisition System
- POS Terminal and Industrial PC

### **Application Note**

• AN-7820

### **Evaluation Board**

• MCS7820-EVB

### Package

• 48-pin LQFP Package

### **Driver Support**

- Windows (98SE / ME / 2000 / XP / 2003 Server)
- Linux Kernel 2.6.5 and above
- MAC 10.2 and above
- Windows CE5.0
- Windows Vista

### **Utility Support**

- Windows based EEPROM Tool
- Mass Production Utility

| Ordering Information              |  |  |  |  |  |
|-----------------------------------|--|--|--|--|--|
| Commercial Grade (0 °C to +70 °C) |  |  |  |  |  |
| MCS7820CV 48-LQFP RoHS            |  |  |  |  |  |

### MCS7820 USB-2.0 to Two Serial Ports





USB-2.0 to Two Serial Ports



USB-2.0 to Two Serial Ports



### Pin Assignments

| Pin | Name               | Туре   | Functional Description                                                                                                                                                               |  |  |
|-----|--------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1   | GND <sub>K</sub>   | Power  | Core Ground                                                                                                                                                                          |  |  |
| 2   | USB_XSCI           | Input  | Crystal Oscillator Input                                                                                                                                                             |  |  |
| 3   | USB_XSCO           | Output | Crystal Oscillator Output                                                                                                                                                            |  |  |
| 4   | Vcc <sub>A</sub>   | Power  | Power Pin (A3V3)                                                                                                                                                                     |  |  |
| 5   | GND <sub>A</sub>   | Power  | Analog Ground                                                                                                                                                                        |  |  |
| 6   | USB_RREF           | Input  | External Reference Resistor (12.1 KΩ, 1%)<br>Connect resistor to Analog GND.                                                                                                         |  |  |
| 7   | USB_DM             | I/O    | USB D- Signal                                                                                                                                                                        |  |  |
| 8   | USB_DP             | I/O    | USB D+ Signal                                                                                                                                                                        |  |  |
| 9   | Vcc <sub>A</sub>   | Power  | Power Pin (A3V3)                                                                                                                                                                     |  |  |
| 10  | GND <sub>A</sub>   | Power  | Analog Ground                                                                                                                                                                        |  |  |
| 11  | Vcc <sub>k</sub>   | Power  | Power Pin (1.8V)                                                                                                                                                                     |  |  |
| 12  | TEST_MODE          | Input  | Test Mode Pin, (active high). Default = Low (0)<br>When TEST_MODE = 1, PLL, Core, and SCAN/BIST/<br>Memory BIST testing can be performed.<br>Set TEST_MODE = 0 for normal operation. |  |  |
| 13  | TXD_1              | Output | Serial Port 1 Transmit Data out to transceiver or IrDA data out to IR LED                                                                                                            |  |  |
| 14  | DTR_1_N            | Output | Serial Port 1 Data Terminal Ready (in serial protocol), active low.                                                                                                                  |  |  |
| 15  | RTS_1_N            | Output | Serial Port 1 Request To Send (in serial protocol), active low.                                                                                                                      |  |  |
| 16  | RXD_1              | Input  | Serial Port 1 Serial Receive Data in from transceiver or IrDA data in from IrDA detector.                                                                                            |  |  |
| 17  | RI_1_N             | Input  | Serial Port 1 Ring Indicator, active low                                                                                                                                             |  |  |
| 18  | Vcc <sub>k</sub>   | Power  | Power Pin (1.8V)                                                                                                                                                                     |  |  |
| 19  | GND <sub>K</sub>   | Power  | Core Ground                                                                                                                                                                          |  |  |
| 20  | Vcc <sub>3IO</sub> | Power  | Power Pin (D3V3)                                                                                                                                                                     |  |  |
| 21  | DSR_1_N            | Input  | Serial Port 1 Data Set Ready (in serial protocol), active low                                                                                                                        |  |  |
| 22  | DCD_1_N            | Input  | Serial Port 1 Data Carrier Detect (in serial protocol), active low                                                                                                                   |  |  |
| 23  | CTS_1_N            | Input  | Serial Port 1 Clear To Send (in serial protocol), active low                                                                                                                         |  |  |
| 24  | SHTD_1_N           | Output | Shut Down External Serial Transceiver during normal operation, active low by default, can be configured active high by using DCR setting.                                            |  |  |
| 25  | REG06_VCC33        | Power  | Power Pin (3.3V OUTPUT)                                                                                                                                                              |  |  |
| 26  | Vcc <sub>5A</sub>  | Power  | Power Pin (5V INPUT)                                                                                                                                                                 |  |  |



USB-2.0 to Two Serial Ports

| Pin | Name                   | Туре   | Functional Description                                                                                                                                                                                                          |
|-----|------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27  | GND <sub>5A</sub>      | Power  | Ground Pin for 5V Input                                                                                                                                                                                                         |
| 28  | REG02_V18              | Power  | Power Pin (1.8V OUTPUT)                                                                                                                                                                                                         |
| 29  | Vcc <sub>18A_PLL</sub> | Power  | PLL Power (1.8V)                                                                                                                                                                                                                |
| 30  | GND <sub>18A_PLL</sub> | Power  | PLL Ground                                                                                                                                                                                                                      |
| 31  | Vcc <sub>k</sub>       | Power  | Power Pin (1.8V)                                                                                                                                                                                                                |
| 32  | Gnd                    | Power  | Ground.                                                                                                                                                                                                                         |
| 33  | GPIO                   | I/O    | GPIO_MODE - Bidirectional GPIO bit. The direction (Input or Output) is controlled by the DCR for Serial Port #1.                                                                                                                |
| 34  | RESET                  | Input  | Power-On Reset signal (active high).                                                                                                                                                                                            |
| 35  | EE_SCL                 | I/O    | 2-Wire EEPROM Clock. Default = High (1)                                                                                                                                                                                         |
| 36  | EE_SDA                 | I/O    | 2-Wire EEPROM Data in/out. Default = High (1)                                                                                                                                                                                   |
| 37  | GND <sub>K</sub>       | Power  | Core Ground.                                                                                                                                                                                                                    |
| 38  | EXT_CLOCK              | Input  | Input Clock from external world. In normal operation mode,<br>clock can be supplied to serial ports and used for custom<br>BAUD Rate of user's choice. In test mode, clock will be the<br>test clock input from external world. |
| 39  | Vcc <sub>3IO</sub>     | Power  | Power Pin (D3V3).                                                                                                                                                                                                               |
| 40  | TXD_2                  | Output | Serial Port 3 Transmit Data out to transceiver, or IrDA data out to IR LED.                                                                                                                                                     |
| 41  | DTR_2_N                | Output | Serial Port 3 Data Terminal Ready (in serial protocol), active low.                                                                                                                                                             |
| 42  | RTS_2_N                | Output | Serial Port 3 Request To Send (in serial protocol), active low.                                                                                                                                                                 |
| 43  | RXD_2                  | Input  | Serial Port 3 Serial Receive Data in from transceiver, or IrDA data in from IrDA detector.                                                                                                                                      |
| 44  | RI_2_N                 | Input  | Serial Port 3 Ring Indicator, active low.                                                                                                                                                                                       |
| 45  | DSR_2_N                | Input  | Serial Port 3 Data Set Ready (in serial protocol), active low.                                                                                                                                                                  |
| 46  | DCD_2_N                | Input  | Serial Port 3 Data Carrier Detect (in serial protocol), active low.                                                                                                                                                             |
| 47  | CTS_2_N                | Input  | Serial Port 3 Clear To Send (in serial protocol), active low.                                                                                                                                                                   |
| 48  | Vcc <sub>k</sub>       | Power  | Power Pin (1.8V)                                                                                                                                                                                                                |

USB-2.0 to Two Serial Ports



### **Functional Block Descriptions**

### Internal Regulators

An internal DC-DC Regulator is provided to convert 5V to 1.8V for Core Logic. An additional regulator is provided to convert the 5V input to 3.3V for I/O functions. These regulators eliminate the need for external voltage sources.

### USB-2.0 PHY

This is the physical layer of the USB interface. The USB-2.0 PHY communicates with the USB-2.0 Device Controller logic through a UTMI interface to send/receive data on the USB bus.

### **USB-2.0 Device Controller**

The USB-2.0 Device Controller interfaces to the internal bridge and communicates with the serial ports through the bridge logic. The device controller logic is connected to a physical layer USB-2.0 PHY which provides the USB bus interface for the chip. The device controller responds to standard as well as vendor specific requests from USB-2.0 and USB-1.1 Hosts.

#### Bridge

The bridge logic controls traffic between the USB-2.0 Device Controller and the Serial Port Controllers. The bridge logic has synchronous RAM memories with pingpong FIFO control logic to buffer data in either direction (Bulk-In and Bulk-Out) and send it to the other side without loss. Control logic prevents overflow or underflow conditions in the memory.

### **UART / Serial Port Controllers**

The Serial Port Controllers are linked to the bridge and send/receive data from the bridge interface. Each serial port controller has register logic controlling BAUD rates (50 bps – 6 Mbps), stop-bits, and parity bit settings. Each serial port has synchronous RAM memories acting as transmit and receive FIFOs to buffer outgoing and incoming data. This block has registers for interrupts, line status, and line control features which can be accessed by software. The Serial Port Controllers can interface to external RS-232 / RS-422 / RS-485 transceivers.

### Vendor Specific Command Processor

The bridge logic interfaces to a vendor specific command processor block containing commands/register settings (BAUD settings etc.) which are specific to this device.

### Interrupt-In Block

The Interrupt-In controller block gives the status of the serial port interrupt registers to the USB-2.0 Device Controller. The USB host controller periodically polls the interrupt endpoint and reads the status of the interrupts.

### Wakeup Block

The Wakeup block is used for remote wakeup control. The USB host can suspend operation of the device. The remote wakeup block checks for activity on the serial port pins, and if information is available, it issues a remote wakeup request to the USB-2.0 Device Controller. The Device Controller in turn requests a remote wakeup by the external host. The host issues the "Resume Signaling" command to the device, which then resumes normal operation.

### **PC EEPROM Controller**

The I<sup>2</sup>C EEPROM Controller interfaces to an external EEPROM and retrieves information necessary for serial port settings, Product-IDs, Vendor-IDs and other control information. The EEPROM controller logic communicates with the USB-2.0 Device Controller block which uses the information from the external EEPROM.

#### **Clock Generation and Resets**

The Clock Generation logic is used to generate the clocks for the various BAUD rates supported by the device. The Resets block has logic for synchronous de-assertion and asynchronous assertion of Resets in the respective clock domains to various blocks.

### **BAUD Clock Generators**

The BAUD Clock Generator block generates clocks for each of the Serial Port Controllers depending on the BAUD settings from the host. A source clock is generated from the Clock Recovery block which is further divided or used as is by the BAUD Clock Generator logic depending on the BAUD settings.

### **PLL Clock Generator**

The PLL generates a master clock which the other blocks use to generate the various BAUD rates. The PLL supports a wide range of clock inputs to support industrial standard serial port bit rates, as well as custom BAUD rates.



USB-2.0 to Two Serial Ports

### **UART Functional Description**

### Overview

The UARTs are high performance serial ports that comply with the 16c550 specification. All UARTs are similar in operation and function, and are described in this section. The function of a single UART is described below.

### **Operation Modes**

The UARTs are backward compatible with 16c450 and 16c550 devices. The operation of the port depends upon the mode settings, which are described throughout the rest of this section. The modes, conditions and corresponding FIFO depth are tabulated below.

| UART Mode | FIFO Size | FCR[0] |
|-----------|-----------|--------|
| 450       | 1         | 0      |
| 550       | 16        | 1      |

### <u>450 Mode</u>

After the hardware reset, bit-0 of the FIFO Control Register (FCR) is cleared, and the UART is compatible with the 16c450 mode of operation.

The transmitter and receiver FIFOs (referred to as the "Transmitter Holding Register" and "Receiver Holding Register" respectively) have a depth of one.

This mode of operation is known as "Byte Mode".

### <u>550 Mode</u>

After the hardware reset, writing a 1 to FCR[0] will increase the FIFO size to 16, providing compatibility with 16c550 devices.

In 16c550 mode, the device has the following features:

- RTS/CTS hardware flow control or DSR/DTR hardware flow control
- Infrared IrDA format transmit and receive mode
- Deeper (16-Byte) FIFOs

USB-2.0 to Two Serial Ports



### **UART Register-Set and Register Descriptions**

The UART has 10 registers, but only three address lines to access those registers. The mapping of the registers is dependent upon the Line Control Register (LCR).

LCR[7] enables the Divider Latch Registers (DLL and DLM).

The following table gives the various UART registers and their offsets.

| Register<br>Name | Offset | R/W     | Bit-7                | Bit-6                    | Bit-5                      | Bit-4              | Bit-3                       | Bit-2                     | Bit-1                 | Bit-0                 |  |
|------------------|--------|---------|----------------------|--------------------------|----------------------------|--------------------|-----------------------------|---------------------------|-----------------------|-----------------------|--|
| THR              | 0      | W       |                      | Da                       | ata to be tra              | nsmitted ( Tr      | ansmitter Holding Register) |                           |                       |                       |  |
| RHR              | 0      | R       |                      |                          | Data to be                 | received (Re       | eceiver Hold                | ling Regi                 | ister)                |                       |  |
| IER              | 1      | R/W     | Reserved             |                          |                            | Sleep<br>Mode      | Modem<br>Int<br>Mask        | Rx<br>Stat<br>Int<br>Mask | Tx Rdy<br>Int<br>Mask | Rx Rdy<br>Int<br>Mask |  |
| FCR              | 2      | W       | RHR<br>Trigger Level |                          |                            | erved              | Reserved                    | Flush<br>THR              | Flush<br>RHR          | FIFO<br>Enable        |  |
| ISR              | 2      | R       |                      | =Os<br>abled             | Rese                       | erved              | Inter                       | Interrupt Priority        |                       | Interrupt<br>Pending  |  |
| LCR              | 3      | R/W     | DLE                  | Tx<br>Break              | Force<br>Parity            | Odd/Even<br>Parity | Parity<br>Enable            | Stop<br>Bits              | Data I                | a Length              |  |
| MCR              | 4      | R/W     | D                    | – DSR/<br>CD<br>Control  | RTS/CTS<br>Flow<br>Control | Loop               | Unus                        | ed                        | RTS                   | DTR                   |  |
| LSR              | 5      | R       | Data<br>Error        | Tx<br>Empty              | THR<br>Empty               | Rx<br>Break        | Framing<br>Error            | Parity<br>Error           | Overrun<br>Error      | Rx<br>Rdy             |  |
| MSR              | 6      | R       | DCD                  | RI                       | DSR                        | CTS                | ΔDCD                        | Teri                      | ΔDSR                  | ΔCTS                  |  |
| SPR              | 7      | R/W     |                      |                          |                            | Scratch P          | ad Register                 |                           | ·                     |                       |  |
|                  | Ac     | ldition | al stan              | dard re                  | gisters - the              | ese are acco       | essed wher                  | 1 LCR[7]                  | 1 = 1                 |                       |  |
| DLL              | 0      | R/W     |                      | Divisor Latch bits[7:0]  |                            |                    |                             |                           |                       |                       |  |
| DLM              | 1      | R/W     |                      | Divisor Latch bits[15:8] |                            |                    |                             |                           |                       |                       |  |



USB-2.0 to Two Serial Ports

### Transmitter Holding Register and Receiver Holding Register (THR and RHR):

Data is written into the bottom of the THR queue and read from the top of the RHR queue completely asynchronously to the operation of the transmitter and receiver. The size of the FIFOs is dependent upon the setting of the FCR register.

Data written to the THR when it is full, is lost. Data read from the RHR when it is empty, is invalid. The empty and full status of the FIFOs is indicated in the Line Status Register.

| Register:         | THR                         |
|-------------------|-----------------------------|
| Description:      | Data to be transmitted      |
| Offset:           | 0                           |
| Permissions:      | Write Only                  |
| Access Condition: | LCR[7] = 0                  |
| Default Value:    | (unknown) – based on memory |
|                   |                             |

|            | Bit[7]    | Bit[6]                      | Bit[5]   | Bit[4]               | Bit[3]      | Bit[2] | Bit[1] | Bit[0] |  |
|------------|-----------|-----------------------------|----------|----------------------|-------------|--------|--------|--------|--|
|            |           |                             |          | Data to be           | transmitted |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |
| Register:  |           | RHR                         |          |                      |             |        |        |        |  |
| Descriptio | n:        | Data to be                  | received |                      |             |        |        |        |  |
| Offset:    |           | 0                           |          |                      |             |        |        |        |  |
| Permissio  | ns:       | Read Only                   |          |                      |             |        |        |        |  |
| Access Co  | ondition: | LCR[7] = 0                  |          |                      |             |        |        |        |  |
| Default Va | lue:      | (unknown) – based on memory |          |                      |             |        |        |        |  |
|            | D:+[7]    | D:+[6]                      | D:4[5]   | D:4[4]               | D:4[2]      | D:4[2] | D:4[4] | D:+[0] |  |
|            | Bit[7]    | Bit[6]                      | Bit[5]   | Bit[4]<br>Data to be | Bit[3]      | Bit[2] | Bit[1] | Bit[0] |  |
|            |           |                             |          |                      | ereceived   |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |
|            |           |                             |          |                      |             |        |        |        |  |

USB-2.0 to Two Serial Ports



### Interrupt Enable Register (IER):

Serial channel interrupts are enabled using the Interrupt Enable Register (IER).

| Register:         | IER                       |
|-------------------|---------------------------|
| Description:      | Interrupt Enable Register |
| Offset:           | 1                         |
| Permissions:      | Read/Write                |
| Access Condition: | LCR[7] = 0                |
| Default Value:    | 0x0C                      |

| Bit[7]   | Bit[6] | Bit[5]        | Bit[4]            | Bit[3]              | Bit[2]             | Bit[1]             | Bit[0] |
|----------|--------|---------------|-------------------|---------------------|--------------------|--------------------|--------|
| Reserved |        | Sleep<br>Mode | Modem<br>Int Mask | Rx Stat<br>Int Mask | Tx Rdy<br>Int Mask | Rx Rdy<br>Int Mask |        |

| Bit   | Description               | Operation                                                                                                                         |
|-------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 0     | Rx Rdy<br>Interrupt Mask  | Logic 0: Disable the Receiver Ready Interrupt<br>Logic 1: Enable the Receiver Ready Interrupt                                     |
| 1     | Tx Rdy<br>Interrupt Mask  | Logic 0: Disable the Transmitter Ready Interrupt<br>Logic 1: Enable the Transmitter Ready Interrupt                               |
| 2     | Rx Stat<br>Interrupt Mask | Logic 0: Disable the Receiver Status Interrupt<br>(Normal Mode)<br>Logic 1: Enable the Receiver Status Interrupt<br>(Normal Mode) |
| 3     | Modem<br>Interrupt Mask   | Logic 0: Disable the Modem Status Interrupt<br>Logic 1: Enable the Modem Status Interrupt                                         |
| 4     | Sleep Mode                | Logic 0: Disable Sleep Mode<br>Logic 1: Enable Sleep Mode where by the internal clock<br>of the channel is switched OFF           |
| [7:5] | Reserved                  | Reserved                                                                                                                          |



USB-2.0 to Two Serial Ports

### FIFO Control Register (FCR):

The FCR controls the UART behavior in various modes.

| Register:         | FCR                   |
|-------------------|-----------------------|
| Description:      | FIFO Control Register |
| Offset:           | 2                     |
| Permissions:      | Write                 |
| Access Condition: |                       |
| Default Value:    | 0x00                  |

| Bit[7]                     | Bit[6] | Bit[5]   | Bit[4]       | Bit[3]       | Bit[2]          | Bit[1] | Bit[0] |
|----------------------------|--------|----------|--------------|--------------|-----------------|--------|--------|
| RHR Trigger Level Reserved |        | Reserved | Flush<br>THR | Flush<br>RHR | Enable<br>FIFOs |        |        |

| Bit   | Description       | Operation                                                                                                                                                                                                                                             |
|-------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | Enable FIFO Mode  | Logic 0: Byte Mode<br>Logic 1: FIFO Mode                                                                                                                                                                                                              |
| 1     | Flush RHR         | Logic 0: No change<br>Logic 1: Flushes the contents of RHR, This is operative<br>only in FIFO mode. The RHR is automatically<br>flushed whenever changing between Byte Mode<br>and FIFO Mode. The bit will return to zero after<br>clearing the FIFO. |
| 2     | Flush THR         | Logic 0: No change<br>Logic 1: Flushes the content of the THR, in the same<br>manner as FCR[1] does the RHR                                                                                                                                           |
| 3     | Reserved          | Reserved                                                                                                                                                                                                                                              |
| [5:4] | Reserved          | Reserved                                                                                                                                                                                                                                              |
| [7:6] | RHR Trigger Level | See Table Below                                                                                                                                                                                                                                       |

In 550 Mode, the receiver FIFO trigger levels are defined by FCR[7:6].

The interrupt trigger level and flow control trigger level where appropriate are defined by L2 in the table.

L1 defines a lower flow control trigger level. The two trigger levels used together introduce a hysteresis element into the hardware RTS/CTS flow control.

In Byte Mode (450 Mode) trigger levels are all set to 1.

| FCR[7:6] | 550 Mode (FIFO = 16) |           |  |  |
|----------|----------------------|-----------|--|--|
|          | <u>L1</u>            | <u>L2</u> |  |  |
| 2'b00    | 1                    | 1         |  |  |
| 2'b01    | 1                    | 4         |  |  |
| 2'b10    | 1                    | 8         |  |  |
| 2'b11    | 1                    | 14        |  |  |

USB-2.0 to Two Serial Ports



### Interrupt Status Register (ISR):

The source of the highest priority pending interrupt is indicated by the contents of the Interrupt Status Register. There are five sources of interrupts and four levels of priority (1 is the highest) as tabulated below:

| Register:         | ISR                       |
|-------------------|---------------------------|
| Description:      | Interrupt Status Register |
| Offset:           | 2                         |
| Permissions:      | Read                      |
| Access Condition: |                           |
| Default Value:    | 0x00                      |

| Bit[7] | Bit[6]        | Bit[5] | Bit[4]                 | Bit[3] | Bit[2]                        | Bit[1] | Bit[0]               |
|--------|---------------|--------|------------------------|--------|-------------------------------|--------|----------------------|
| FIFOs  | FIFOs Enabled |        | t Priority<br>ed Mode) | In     | terrupt Priori<br>(All Modes) | ty     | Interrupt<br>Pending |

| Priority Level | Interrupt Source                                               | ISR[5:0]  |  |
|----------------|----------------------------------------------------------------|-----------|--|
| -              | No interrupt pending                                           | 6'b000001 |  |
| 1              | Receiver Status Error<br>or address bit detected in 9-bit mode | 6'b000110 |  |
| 2a             | Receiver Data Available                                        | 6'b000100 |  |
| 2b             | Receiver Time-Out                                              | 6'b001100 |  |
| 3              | Transmitter THR Empty                                          | 6'b000010 |  |
| 4              | Modem Status Change                                            | 6'b000000 |  |

Note: ISR[0] indicates whether any interrupt is pending

Interrupt Source and Priority Table



USB-2.0 to Two Serial Ports

### Line Control Register (LCR):

The LCR specifies the data format that is common to both transmitter and receiver.

| Register:         | LCR                   |
|-------------------|-----------------------|
| Description:      | Line Control Register |
| Offset:           | 3                     |
| Permissions:      | Read/Write            |
| Access Condition: |                       |
| Default Value:    | 0x00                  |

| Bit[7] | Bit[6]      | Bit[5]          | Bit[4]             | Bit[3]           | Bit[2]       | Bit[1] | Bit[0]         |
|--------|-------------|-----------------|--------------------|------------------|--------------|--------|----------------|
| DLE    | TX<br>Break | Force<br>Parity | Odd/Even<br>Parity | Parity<br>Enable | Numt<br>Stop |        | Data<br>Length |

- LCR[1:0] Data Length of serial characters.
- LCR[2] Number of Stop-Bits per serial character.

### LCR[5:3] Parity Type

The selected parity type will be generated during transmission and checked by the receiver, which may produce a parity error as a result. In 9-bit mode parity is disabled and LCR[5:3] are ignored.

### LCR[6] Transmission Break

- Logic 0: Transmission Break Disabled. Logic 1: Forces the transmitter data
- output SOUT low to alert the communications channel, or sends zeroes in IrDA mode.

### LCR[7] Divisor Latch Enable

- Logic 0: Accesses to DLL and DLM registers disabled.
- Logic 1: Accesses to DLL and DLM registers enabled.

| LCR[1:0] | Data Length |
|----------|-------------|
| 2'b00    | 5 bits      |
| 2'b01    | 6 bits      |
| 2'b10    | 7 bits      |
| 2'b11    | 8 bits      |

| LCR[2] | Data Length | Number of<br>Stop-Bits |
|--------|-------------|------------------------|
| 0      | 5, 6, 7, 8  | 1                      |
| 1      | 5           | 1.5                    |
| 1      | 6, 7, 8     | 2                      |

| LCR[5:3] | Parity Type            |  |  |
|----------|------------------------|--|--|
| 3'bxx0   | No Parity              |  |  |
| 3'b001   | Odd Parity             |  |  |
| 3'b011   | Even Parity            |  |  |
| 3'b101   | Parity bit forced to 1 |  |  |
| 3'b111   | Parity bit forced to 0 |  |  |

USB-2.0 to Two Serial Ports



### Line Status Register (LSR):

This register provides the status of the data transfer to CPU.

| Register:         | LSR                  |
|-------------------|----------------------|
| Description:      | Line Status Register |
| Offset:           | 5                    |
| Permissions:      | Read                 |
| Access Condition: |                      |
| Default Value:    | 0x00                 |

| Bit[7] | Bit[6] | Bit[5] | Bit[4] | Bit[3]  | Bit[2] | Bit[1]  | Bit[0] |
|--------|--------|--------|--------|---------|--------|---------|--------|
| Data   | Tx     | THR    | Rx     | Framing | Parity | Overrun | Rx     |
| Error  | Empty  | Empty  | Break  | Error   | Error  | Error   | Rdy    |

| Bit | Description                    |                      | Operation                                                                                                                                                                                    |
|-----|--------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | RHR<br>Data Available          | Logic 0:<br>Logic 1: | RHR is empty<br>RHR is not empty. Data is available to be read                                                                                                                               |
| 1   | RHR<br>Overrun                 | Logic 0:<br>Logic 1: | No overrun error<br>Data was received when the RHR was full, An<br>overrun has occurred. The error is flagged when<br>the data would normally have been transferred<br>to the RHR.           |
| 2   | Received Data<br>Parity Error  | Logic 0:<br>Logic 1: | No parity error in normal mode or 9 <sup>th</sup> bit received data is "0" in 9-bit mode.<br>Data has been received that did not have correct parity                                         |
| 3   | Received Data<br>Framing Error | Logic 0:<br>Logic 1: | No framing error<br>Data has been received with an invalid stop-bit.                                                                                                                         |
| 4   | Receiver Break<br>Error        | Logic 0:<br>Logic 1: | No receiver break error<br>The receiver received a break error                                                                                                                               |
| 5   | THR Empty                      | Logic 0:<br>Logic 1: | Transmitter FIFO is not empty<br>Transmitter FIFO is empty                                                                                                                                   |
| 6   | Transmitter and<br>THR Empty   | Logic 0:<br>Logic 1: | The transmitter is not idle<br>THR is empty and the transmitter has completed<br>the character in the shift register and is in the<br>idle mode                                              |
| 7   | Receiver<br>Data Error         | Logic 0:<br>Logic 1: | Either there is no receiver data error in the FIFO<br>or it was cleared by an earlier read of LSR<br>At least one parity error, framing error or break<br>indication is present in the FIFO. |



USB-2.0 to Two Serial Ports

### Modem Control Register (MCR):

This register controls the UART's flow control and self diagnostic features.

| Register:         | MCR                    |
|-------------------|------------------------|
| Description:      | Modem Control Register |
| Offset:           | 4                      |
| Permissions:      | Read/Write             |
| Access Condition: |                        |
| Default Value:    | 0x00                   |

|                  |        |                            | 550 N                           | lode     |          |        |        |
|------------------|--------|----------------------------|---------------------------------|----------|----------|--------|--------|
| Bit[7]           | Bit[6] | Bit[5]                     | Bit[4]                          | Bit[3]   | Bit[2]   | Bit[1] | Bit[0] |
| DTR-DS<br>Flow C |        | CTS/RTS<br>Flow<br>Control | Internal<br>Loop Back<br>Enable | Reserved | Reserved | RTS    | DTR    |

| Bit | Description             | Operation                                                                                               |
|-----|-------------------------|---------------------------------------------------------------------------------------------------------|
| 0   | DTR                     | Logic 0: Forces DTR# output to inactive (high)<br>Logic 1: Forces DTR# output to active (low)           |
| 1   | RTS                     | Logic 0: Forces RTS# output to inactive (high)<br>Logic 1: Forces RTS# output to active (low)           |
| 2   | Reserved                | Reserved.                                                                                               |
| 3   | Reserved                | Reserved.                                                                                               |
| 4   | Loop-Back<br>Mode       | Logic 0: Normal operating mode<br>Logic 1: Enable local Loop-Back Mode                                  |
| 5   | CTS/RTS<br>Flow Control | Logic 0: CTS/RTS flow control disabled in 550 mode<br>Logic 1: CTS/RTS flow control enabled in 550 mode |
| 6   | DTR/DSR<br>Flow Control | Logic 0: DTR/DSR flow control disabled in 550 mode<br>Logic 1: DTR/DSR flow control enabled in 550 mode |
| 7   | DCD<br>Flow Control     | Logic 0: DCD flow control disabled in 550 mode<br>Logic 1: DCD flow control enabled in 550 mode         |

USB-2.0 to Two Serial Ports



### Modem Status Register (MSR):

This register provides the status of the modem control lines to CPU.

| Register:         | MSR                   |
|-------------------|-----------------------|
| Description:      | Modem Status Register |
| Offset:           | 6                     |
| Permissions:      | Read                  |
| Access Condition: |                       |
| Default Value:    | 0x00                  |

| Bit[7] | Bit[6] | Bit[5] | Bit[4] | Bit[3] | Bit[2] | Bit[1] | Bit[0] |
|--------|--------|--------|--------|--------|--------|--------|--------|
| DCD    | RI     | DSR    | CTS    | ΔDCD   | Teri   | ΔDSR   | ΔCTS   |

| Bit | Description         | Operation                                                                                                                                  |
|-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Delta CTS           | Logic 0: No change in the CTS signal<br>Logic 1: Indicates that the CTS input has changed since<br>the last time the MSR was read          |
| 1   | Delta DSR           | Logic 0: No change in the DSR signal<br>Logic 1: Indicates that the DSR input has changed since<br>the last time the MSR was read          |
| 2   | Trailing Edge of RI | Logic 0:No change in the RI signalLogic 1:Indicates that the RI input has changed from low<br>to high since the last time the MSR was read |
| 3   | Delta DCD           | Logic 0: No change in the DCD signal<br>Logic 1: Indicates that the DCD input has changed since<br>the last time the MSR was read          |
| 4   | CTS                 | Logic 0: CTS# line is 1<br>Logic 1: CTS# line is 0                                                                                         |
| 5   | DSR                 | Logic 0: DSR# line is 1<br>Logic 1: DSR# line is 0                                                                                         |
| 6   | RI                  | Logic 0: RI# line is 1<br>Logic 1: RI# line is 0                                                                                           |
| 7   | DCD                 | Logic 0: DCD# line is 1<br>Logic 1: DCD# line is 0                                                                                         |



USB-2.0 to Two Serial Ports

### Scratch Pad Register (SPR):

The scratch pad register does not influence operation of the UART in RS-232 mode in any way, and is used for temporary data storage. When using RS-422/485 Mode, bit[6] and bit[7] of the Scratch Pad Register are used for mode setting and DTR active level settings.

| Register:         | SPR                  |
|-------------------|----------------------|
| Description:      | Scratch Pad Register |
| Offset:           | 7                    |
| Permissions:      | Read/Write           |
| Access Condition: |                      |
| Default Value:    | 0x00                 |
|                   |                      |

| Bit[7] | Bit[6] | Bit[5] | Bit[4]       | Bit[3]        | Bit[2] | Bit[1] | Bit[0] |
|--------|--------|--------|--------------|---------------|--------|--------|--------|
|        |        | S      | cratch Pad F | Register Data | a      |        |        |

USB-2.0 to Two Serial Ports



### Divisor Latch Registers (DLL and DLM):

The Divisor Latch Registers are used to program the BAUD Rate divisor. This is a value between 1 and 65535 by which the input clock is divided in order to generate serial BAUD rates.

After the hardware reset, the BAUD Rate used by the transmitter and receiver is given by: BAUD Rate = Input Clock / (16 \* Divisor) where divisor is given by (256 \* DLM) + DLL.

where divisor is given by (256 DLW) + DLL.

More flexible BAUD rate generation options are also available.

| Register:         | DLL                                    |
|-------------------|----------------------------------------|
| Description:      | Divisor Latch (Least Significant Byte) |
| Offset:           | 0                                      |
| Permissions:      | Read/Write                             |
| Access Condition: | LCR[7] = 1                             |
| Default Value:    | 0x01                                   |

| Bit[7]                                  | Bit[6] | Bit[5] | Bit[4] | Bit[3] | Bit[2] | Bit[1] | Bit[0] |
|-----------------------------------------|--------|--------|--------|--------|--------|--------|--------|
| Least Significant Byte of divisor latch |        |        |        |        |        |        |        |

| Register:         | DLM                                   |
|-------------------|---------------------------------------|
| Description:      | Divisor Latch (Most Significant Byte) |
| Offset:           | 1                                     |
| Permissions:      | Read/Write                            |
| Access Condition: | LCR[7] = 1                            |
| Default Value:    | 0x00                                  |

| Bit[7] | Bit[6] | Bit[5] | Bit[4]        | Bit[3]        | Bit[2]  | Bit[1] | Bit[0] |
|--------|--------|--------|---------------|---------------|---------|--------|--------|
|        |        | Most   | Significant B | yte of diviso | r latch |        |        |



USB-2.0 to Two Serial Ports

### RS-422 / RS-485 Mode Support

Two additional modes of serial port operation are supported, these are:

- RS-422 Mode Full Duplex Serial Port for industrial applications
- RS-485 Mode Half Duplex Serial Port for industrial applications

### <u>RS-485</u>

The RS-485 mode can be set using the Scratch Pad Register bit[6] and bit[7] for each serial port.

This mode is a half duplex mode and the external transceiver is controlled for transmission or reception using the enable signal.

| Scratch Pad<br>Bit[7] | Scratch Pad<br>Bit[6] | Operation<br>Summary                                                                                     |
|-----------------------|-----------------------|----------------------------------------------------------------------------------------------------------|
| 0                     | х                     | RS-485 Mode<br>Disabled                                                                                  |
| 1                     | 0                     | RS-485 Mode<br>Enabled,<br>DTR High = Rx<br>DTR Low = Tx                                                 |
|                       |                       | RS-485 Mode<br>Enabled<br>DTR Low = Rx<br>DTR High = Tx                                                  |
| 1                     | 1                     | This is the<br>default selection<br>when RS485<br>mode is selected<br>through driver<br>property sheets. |

### <u>RS-422</u>

This is the full duplex mode.

This mode will work without the use of the DTR signal for external transceiver control.

USB-2.0 to Two Serial Ports



### **Configuration Options**

Two serial ports can be configured for operation.

To program and access the serial ports via software, endpoint numbers have been assigned so that serial ports can be configured from the USB side.

| Endpoint | Туре             | Function              | Size (Bytes)<br>(USB-1.1 / USB-2.0) |
|----------|------------------|-----------------------|-------------------------------------|
| 0        | Control Endpoint | Default Functionality | 8 / 64                              |
| 1        | Bulk-In          | Serial Port – 1       | 64 / 512                            |
| 2        | Bulk-Out         | Serial Port – 1       | 64 / 512                            |
| 3        | Bulk-In          | Serial Port – 2       | 64 / 512                            |
| 4        | Bulk-Out         | Serial Port – 2       | 64 / 512                            |
| 5        | Interrupt        | Status Endpoint       | 5 or 13 *                           |

Controlled by DCR1 bit-6

### Serial Port Set/Get Commands

Vendor commands are the vendor specific USB setup commands. The purpose of the vendor commands is to set/get the contents of the application registers. The following table provides information on the various vendor specific commands.

Windex [7:0] is the register index from where data is to be read.

Brequest specifies whether to read or write.

- 0x0E = write to the application register
- 0x0D = read from the application register

Wvalue specifies the application number and data to be written (ww = data).

- 0x01ww is the application number for Serial Port-1
- 0x03ww is the application number for Serial Port-2
- 0x09ww is the application number for EEPROM Write/Read
- 0x00ww is the application number provided for accessing the Control Registers which control the UARTs. It is possible to enable higher BAUD rates, and features like auto hardware flow control using the Control Registers.

Note: "N" in Wvalue and Register Name columns indicate the corresponding serial port number.

Windex is the offset of the register to read/write.

Wlength is the length of the data to read/write.



USB-2.0 to Two Serial Ports

| bmrequestType | Brequest | Wvalue | Windex | Wlength | Register<br>Name |
|---------------|----------|--------|--------|---------|------------------|
| 0xC0          | 0x0D     | 0x0N00 | 0x0000 | 0x0001  | SPN_RHR          |
| 0xC0          | 0x0D     | 0x0N00 | 0x0001 | 0x0001  | SPN_IER          |
| 0xC0          | 0x0D     | 0x0N00 | 0x0002 | 0x0001  | SPN_IIR          |
| 0xC0          | 0x0D     | 0x0N00 | 0x0003 | 0x0001  | SPN_LCR          |
| 0xC0          | 0x0D     | 0x0N00 | 0x0004 | 0x0001  | SPN_MCR          |
| 0xC0          | 0x0D     | 0x0N00 | 0x0005 | 0x0001  | SPN_LSR          |
| 0xC0          | 0x0D     | 0x0N00 | 0x0006 | 0x0001  | SPN_MSR          |
| 0xC0          | 0x0D     | 0x0N00 | 0x0007 | 0x0001  | SPN_SPR          |
| 0xC0          | 0x0D     | 0x0N00 | 0x0000 | 0x0001  | SPN_DLL          |
| 0xC0          | 0x0D     | 0x0N00 | 0x0001 | 0x0001  | SPN_DLM          |

Get Application Vendor Specific Command (Serial Port -N)

| bmrequestType | Brequest | Wvalue | Windex | Wlength | Register<br>Name |
|---------------|----------|--------|--------|---------|------------------|
| 0x40          | 0x0E     | 0x0Nww | 0x0000 | 0x0001  | SPN_THR          |
| 0x40          | 0x0E     | 0x0Nww | 0x0001 | 0x0001  | SPN_IER          |
| 0x40          | 0x0E     | 0x0Nww | 0x0002 | 0x0001  | SPN_FCR          |
| 0x40          | 0x0E     | 0x0Nww | 0x0003 | 0x0001  | SPN_LCR          |
| 0x40          | 0x0E     | 0x0Nww | 0x0004 | 0x0001  | SPN_MCR          |
| 0x40          | 0x0E     | 0x0Nww | 0x0005 | 0x0001  | SPN_LSR          |
| 0x40          | 0x0E     | 0x0Nww | 0x0006 | 0x0001  | SPN_MSR          |
| 0x40          | 0x0E     | 0x0Nww | 0x0007 | 0x0001  | SPN_SPR          |
| 0x40          | 0x0E     | 0x0Nww | 0x0000 | 0x0001  | SPN_DLL          |
| 0x40          | 0x0E     | 0x0Nww | 0x0001 | 0x0001  | SPN_DLM          |

Set Application Vendor Specific Command (Serial Port -N)

USB-2.0 to Two Serial Ports



### **USB Device Descriptors**

| Device Descriptor  | Location | Data         |
|--------------------|----------|--------------|
| BLength            | 0        | 8'h12        |
| BDescriptorType    | 1        | 8'h01        |
| BcdUSB             | 2        | 8'h00        |
| BcdUSB             | 3        | 8'h02        |
| BDeviceClass       | 4        | 8'hFF        |
| BDeviceSubClass    | 5        | 8'h00        |
| BDeviceProtocol    | 6        | 8'hFF        |
| bMaxPacketSize0    | 7        | 8'h40        |
| IdVendor           | 8        | 8'h10        |
| IdVendor           | 9        | 8'h97        |
| IdProduct          | 10       | 8'h20        |
| IdProduct          | 11       | 8'h78        |
| BcdDevice          | 12       | 8'h01        |
| BcdDevice          | 13       | 8'h00        |
| iManufacturer      | 14       | 8'h00 / 02 * |
| iProduct           | 15       | 8'h00 / 03 * |
| iSerialNumber      | 16       | 8'h00 / 01 * |
| BNumConfigurations | 17       | 8'h01        |

\* Values returned Without / With the Serial EEPROM present.



USB-2.0 to Two Serial Ports

| USB           |
|---------------|
| Configuration |
| Descriptors   |

| Configuration<br>Descriptor | Index | Data              |
|-----------------------------|-------|-------------------|
| BLength                     | 0     | 8'h09             |
| BDescriptorType             | 1     | 8'h02             |
| WtotalLength(L)             | 2     | 8'h35             |
| WtotalLength(M)             | 3     | 8'h00             |
| BNumInterfaces              | 4     | 8'h01             |
| BConfigurationValue         | 5     | 8'h01             |
| IConfiguration              | 6     | 8'h00             |
| BmAttributes                | 7     | 8'hA0             |
| BMaxPower                   | 8     | 8'h32<br>(100 mA) |

| Configuration<br>Descriptor | Index | Data  |
|-----------------------------|-------|-------|
| BLength                     | 0     | 8'h09 |
| BDescriptorType             | 1     | 8'h04 |
| BInterfaceNumber            | 2     | 8'h00 |
| BAlternateSetting           | 3     | 8'h00 |
| BNumEndpoints               | 4     | 8'h09 |
| BInterfaceClass             | 5     | 8'hFF |
| BInterfaceSubClass          | 6     | 8'h00 |
| BInterfaceProtocol          | 7     | 8'hFF |
| IInterface                  | 8     | 8'h00 |

### USB Interface Descriptors

USB-2.0 to Two Serial Ports



|                           | Configuration Descriptor        | Index | Data                    |
|---------------------------|---------------------------------|-------|-------------------------|
|                           | bLength                         | 0     | 8'h07                   |
|                           | bDescriptorType                 | 1     | 8'h05                   |
| Endpoint-1                | bEndpointAddress                | 2     | 8'h81                   |
| Serial Port 1             | bmAttributes                    | 3     | 8'h02                   |
| Bulk-In                   | wMaxPacketSize(L)               | 4     | 8'h40/8'h00 *           |
|                           | wMaxPacketSize(M)               | 5     | 8'h00/8'h02 *           |
|                           | bInterval                       | 6     | 8'hFF                   |
|                           |                                 |       |                         |
|                           | <b>Configuration Descriptor</b> | Index | Data                    |
|                           | bLength                         | 0     | 8'h07                   |
|                           | bDescriptorType                 | 1     | 8'h05                   |
| Endpoint-2                | bEndpointAddress                | 2     | 8'h02                   |
| Serial Port 1             | bmAttributes                    | 3     | 8'h02                   |
| Bulk-Out                  | WmaxPacketSize(L)               | 4     | 8'h40/8'h00 *           |
|                           | WmaxPacketSize(M)               | 5     | 8'h00/8'h02 *           |
|                           | bInterval                       | 6     | 8'hFF                   |
|                           | Configuration Descriptor        | Index | Data<br>8'b07           |
|                           | bLength                         | 0     | 8'h07                   |
|                           | bDescriptorType                 | 1     | 8'h05                   |
| Endpoint-3                | bEndpointAddress                | 2     | 8'h85                   |
| Serial Port 2             | bmAttributes                    | 3     | 8'h02                   |
| Bulk-In                   | wMaxPacketSize(L)               | 4     | 8'h40/8'h00 *           |
|                           | wMaxPacketSize(M)               | 5     | 8'h00/8'h02 *           |
|                           | bInterval                       | 6     | 8'hFF                   |
|                           | Configuration Descriptor        | Index | Data                    |
|                           | bLength                         | 0     | 8'h07                   |
|                           | bDescriptorType                 | 1     | 8'h05                   |
|                           | bEndpointAddress                | 2     | 8'h06                   |
| Endpoint-4                | bmAttributes                    | 3     | 8'h02                   |
| Serial Port 2<br>Bulk-Out | wMaxPacketSize(L)               | 4     | 8'h40/8'h00 *           |
| Buik-Out                  | wMaxPacketSize(M)               | 5     | 8'h00/8'h02 *           |
|                           | bInterval                       | 6     | 8'hFF                   |
|                           | * V                             |       | Speed and High<br>d USB |



USB-2.0 to Two Serial Ports

| Configuration Descriptor | Index | Data                               |
|--------------------------|-------|------------------------------------|
| bLength                  | 0     | 8'h07                              |
| bDescriptorType          | 1     | 8'h05                              |
| bEndpointAddress         | 2     | 8'h89                              |
| bmAttributes             | 3     | 8'h03                              |
| wMaxPacketSize(L)        | 4     | 8'h0A                              |
| wMaxPacketSize(M)        | 5     | 8'h00                              |
| bInterval                | 6     | * 8'h01 / 8'h05<br>(default FS/HS) |

\* programmable using intr\_pg\_fs , intr\_pg\_hs

Endpoint-5 Interrupt Endpoint

USB-2.0 to Two Serial Ports



### **EEPROM Content Layout**

| Bytes     | # of Bytes | Name           | Description                                |
|-----------|------------|----------------|--------------------------------------------|
| [1:0]     | 2          | EE Check       | EEPROM Present Check value = 0x9710        |
| [3:2]     | 2          | VID            | Vendor ID = 0x9710                         |
| [5:4]     | 2          | PID            | Product ID = 0x7840                        |
| [7:6]     | 2          | RN             | Release Number in BCD format = 0x0001      |
| 8         | 1          | SER1_DCR0      | Device Configuration Registers (SER1_DCR0) |
| 9         | 1          | SER1_DCR1      | Device Configuration Registers (SER1_DCR1) |
| 10        | 1          | SER1_DCR2      | Device Configuration Registers (SER1_DCR2) |
| 14        | 1          | SER2_DCR0      | Device Configuration Registers (SER2_DCR0) |
| 15        | 1          | SER2_DCR1      | Device Configuration Registers (SER2_DCR1) |
| 16        | 1          | SER2_DCR2      | Device Configuration Registers (SER2_DCR2) |
| 20        | 1          | intr_pg_fs     | Binterval value for Full Speed             |
| 21        | 1          | intr_pg_hs     | Binterval value for High Speed             |
| [23:22]   | 2          | Language ID    | Language ID in HEX Format (0x0409 default) |
| [71:24]   | 48         | Manufacture ID | "MosChip Semiconductor" in UNICODE         |
| [113:72]  | 42         | Product Name   | "USB-Serial Controller" in UNICODE         |
| [129:114] | 16         | Serial Number  | "X7X6X5X4X3X2X1X0" in UNICODE              |



USB-2.0 to Two Serial Ports

### EEPROM Contents for MCS7820 (Example Contents)

EE\_Check, VID, PID, RN, SER1\_DRC0, SER1\_DRC1, SER1\_DRC2, Reserved (3), SER2\_DRC0, SER2\_DRC1, SER2\_DRC2, Reserved (3), INTR\_PG\_FS, INTR\_PG\_HS, Language ID, Manufacture ID,

### M o s C h i p 4D 6F 73 43 68 69 70

|    | S  | е  | m  | i  | с  | 0  | n  | d  | u  | с  | t  | 0  | r  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 20 | 53 | 65 | 6D | 69 | 63 | 6F | 6E | 64 | 75 | 63 | 74 | 6F | 72 |

Product Name,

| U  | S       | B  | -  | S  | е  | r  | i  | а  |    |
|----|---------|----|----|----|----|----|----|----|----|
| 55 | S<br>53 | 42 | 2D | 53 | 65 | 72 | 69 | 61 | 6C |

 C
 o
 n
 t
 r
 o
 I
 I
 e
 r

 20
 43
 6F
 6E
 74
 72
 6F
 6C
 6C
 65
 72

Serial Number

| Location | HEX | ASCII | Location | HEX | ASCII | Location | HEX | ASCII |
|----------|-----|-------|----------|-----|-------|----------|-----|-------|
| 0        | 10  |       | 44       | 6D  | m     | 88       | 61  | а     |
| 1        | 97  |       | 45       | 00  |       | 89       | 00  |       |
| 2        | 10  |       | 46       | 69  | i     | 90       | 6C  | I     |
| 3        | 97  |       | 47       | 00  |       | 91       | 00  |       |
| 4        | 40  |       | 48       | 63  | С     | 92       | 20  | Space |
| 5        | 78  |       | 49       | 00  |       | 93       | 00  |       |
| 6        | 01  |       | 50       | 6F  | 0     | 94       | 43  | С     |
| 7        | 00  |       | 51       | 00  |       | 95       | 00  |       |
| 8        | 01  |       | 52       | 6E  | n     | 96       | 6F  | 0     |
| 9        | 85  |       | 53       | 00  |       | 97       | 00  |       |
| 10       | 24  |       | 54       | 64  | d     | 98       | 6E  | n     |
| 11       | 01  |       | 55       | 00  |       | 99       | 00  |       |
| 12       | 80  |       | 56       | 75  | u     | 100      | 74  | t     |
| 13       | 24  |       | 57       | 00  |       | 101      | 00  |       |
| 14       | 01  |       | 58       | 63  | С     | 102      | 72  | r     |
| 15       | 80  |       | 59       | 00  |       | 103      | 00  |       |
| 16       | 24  |       | 60       | 74  | t     | 104      | 6F  | 0     |
| 17       | 01  |       | 61       | 00  |       | 105      | 00  |       |
| 18       | 80  |       | 62       | 6F  | 0     | 106      | 6C  | I     |
| 19       | 24  |       | 63       | 00  |       | 107      | 00  |       |
| 20       | 01  |       | 64       | 72  | r     | 108      | 6C  | I     |
| 21       | 05  |       | 65       | 00  |       | 109      | 00  |       |
| 22       | 09  |       | 66       | 20  | Space | 110      | 65  | е     |
| 23       | 04  |       | 67       | 00  |       | 111      | 00  |       |
| 24       | 4D  | М     | 68       | 20  | Space | 112      | 72  | r     |
| 25       | 00  |       | 69       | 00  |       | 113      | 00  |       |
| 26       | 6F  | 0     | 70       | 20  | Space | 114      | 4D  | М     |
| 27       | 00  |       | 71       | 00  |       | 115      | 00  |       |
| 28       | 73  | S     | 72       | 55  | U     | 116      | 6F  | 0     |
| 29       | 00  |       | 73       | 00  |       | 117      | 00  |       |
| 30       | 43  | С     | 74       | 53  | S     | 118      | 73  | S     |
| 31       | 00  |       | 75       | 00  |       | 119      | 00  |       |
| 32       | 68  | h     | 76       | 42  | В     | 120      | 43  | С     |
| 33       | 00  |       | 77       | 00  |       | 121      | 00  |       |
| 34       | 69  | i     | 78       | 2D  | -     | 122      | 68  | h     |
| 35       | 00  |       | 79       | 00  |       | 123      | 00  |       |
| 36       | 70  | р     | 80       | 53  | S     | 124      | 69  | i     |
| 37       | 00  |       | 81       | 00  |       | 125      | 00  |       |
| 38       | 20  | Space | 82       | 65  | е     | 126      | 70  | р     |
| 39       | 00  |       | 83       | 00  |       | 127      | 00  |       |
| 40       | 53  | S     | 84       | 72  | r     | 128      | 20  | Space |
| 41       | 00  |       | 85       | 00  |       | 129      | 00  |       |
| 42       | 65  | е     | 86       | 69  | i     |          |     |       |
| 43       | 00  |       | 87       | 00  |       |          |     |       |

USB-2.0 to Two Serial Ports



### **Device Configuration Bit Fields and Descriptions**

Bytes 8, 9, 10, 14, 15 and 16 form six 8-bit DCR Registers. These Bytes are read from the EEPROM, and loaded into the Global Device Configuration Registers after Power-On Reset. They can be programmed by software using the following application number and register indexes as shown in the table.

| EEPROM<br>Location | DCR Bit         | DCR Name  | Application<br>Number | Register<br>Index | Default<br>Value |
|--------------------|-----------------|-----------|-----------------------|-------------------|------------------|
| 8                  | SER1_DCR[7:0]   | SER1_DCR0 | 0                     | 4                 | 0x01             |
| 9                  | SER1_DCR[15:8]  | SER1_DCR1 | 0                     | 5                 | 0x85             |
| 10                 | SER1_DCR[23:16] | SER1_DCR2 | 0                     | 6                 | 0x24             |
| 14                 | SER2_DCR[7:0]   | SER2_DCR0 | 0                     | 25                | 0x01             |
| 15                 | SER2_DCR[15:8]  | SER2_DCR1 | 0                     | 26                | 0x84             |
| 16                 | SER2_DCR[23:16] | SER2_DCR2 | 0                     | 27                | 0x24             |

The following tables describe the function of each bit in the DCR registers. There are three DCR registers for each Serial Port (IrDA). In the absence of an EEPROM, the default values are taken from the Device Configuration Registers.



USB-2.0 to Two Serial Ports

| Bit[7]      | Bit[6]        | Bit[5]                                                                                                   | Bit[4]                                                                                                         | Bit[3]          | Bit[2]                   | Bit[1] | Bit[0]           |
|-------------|---------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------|--------------------------|--------|------------------|
| Reserved    | IrDA_<br>Mode | RTS_<br>CM                                                                                               | RTS_ GPIO_ Reserved<br>CM Mode Reserved                                                                        |                 |                          |        | RS_<br>SDM       |
| DCR0<br>Bit | Name          |                                                                                                          |                                                                                                                | Definition      |                          |        | Default<br>Value |
| 0           | RS_<br>SDM    | Even wh<br>1: Shut dow                                                                                   | Transcei<br>hut down the<br>een USB SUS<br>wn the transc                                                       | SPEND is eng    | wn Mode:                 |        | 1                |
| 1           | Reserved      | Reserved.                                                                                                |                                                                                                                |                 |                          |        | 0                |
| [3:2]       | GPIO_<br>Mode | 00: GPIO =<br>10: GPIO =                                                                                 |                                                                                                                |                 |                          |        | 00               |
| [5:4]       | RTS_<br>CM    | Signal is<br>01: RTS is c<br>Signal is<br>10: Drive RT<br>when Do<br>Otherwis<br>11: Drive RT<br>when Do | controlled by (<br>active low;<br>controlled by (<br>active high;<br>TS active<br>pwnstream Da<br>se Drive RTS | ata Buffer is N | ap.<br>ap.<br>NOT EMPTY; |        | 00               |
| 6           | IrDA_<br>Mode | 0: RS-232<br>1: IrDA Mo                                                                                  |                                                                                                                | S-485 Serial F  | Port Mode.               |        | 0                |
| 7           | Reserved      |                                                                                                          |                                                                                                                | Reserved        |                          |        | 0                |

USB-2.0 to Two Serial Ports



| Port 1 – De | evice Config                            | uration Reg                                | gister 1                                        |                                                         |         |             |                  |
|-------------|-----------------------------------------|--------------------------------------------|-------------------------------------------------|---------------------------------------------------------|---------|-------------|------------------|
| Bit[7]      | Bit[6]                                  | Bit[5]                                     | Bit[4]                                          | Bit[3]                                                  | Bit[2]  | Bit[1]      | Bit[0]           |
| Reserved    | Interrupt IN<br>Endpoint<br>Status      | PLL_<br>Power-Down<br>Bypass<br>Control    | ower-Down RW_ Tx_I_ GPIC<br>Bypass INHB PMG PM  |                                                         |         |             |                  |
| DCR1<br>Bit | Name                                    |                                            |                                                 | Definition                                              |         |             | Default<br>Value |
| [1:0]       | gpio_i_<br>PMG                          | 00: 6 m<br>01: 8 m<br>10: 10 m<br>11: 12 m | IA<br>IA (Default)<br>IA<br>IA                  | bits set the ou<br>of the GPIO lin                      | ės:     |             | 01               |
| [3:2]       | Tx_l_<br>PMG                            | 00: 6 m                                    | f <b>Serial output</b><br>A<br>A (Default)<br>A | bits set the ou<br>signals TxD, E                       |         | S_n:        | 01               |
| 4           | RW_<br>INHB                             |                                            | ble the USB Re                                  | <b>H Remote Wak</b><br>mote Wakeup fu<br>note Wakeup fu | unction |             | 0                |
| 5           | PLL_<br>Power-Down<br>Bypass<br>Control |                                            | bles PLL Power<br>bles PLL Powe                 |                                                         |         |             | 0                |
| 6           | Interrupt IN<br>Endpoint<br>Status      | 1: Inter                                   |                                                 | eturns 5 Bytes o<br>eturns 5 Bytes -<br>status          |         | Bulk-In/Out | 0                |
| 7           | Reserved                                | Reserved.                                  | -                                               |                                                         |         |             | 1                |



USB-2.0 to Two Serial Ports

| Bit[7]       | Bit[6]       | Bit[5]        | Bit[4]                                                                      | Bit[3]                                                   | Bit[2]     | Bit[1]      | Bit[0]           |
|--------------|--------------|---------------|-----------------------------------------------------------------------------|----------------------------------------------------------|------------|-------------|------------------|
| SHDN_<br>POL | Reserved     | RWU_<br>Mode  | EWU_<br>Rx                                                                  | EWU_<br>DSR                                              | EWU_<br>RI | EWU_<br>DCD | EWU_<br>CTS      |
| DCR2<br>Bit  | Name         |               |                                                                             | Definition                                               |            |             | Default<br>Value |
| 0            | EWU_<br>CTS  |               | <b>Enable V</b><br>abled<br>ble Wake Up Tri                                 | <b>Vake Up Trigge</b><br>gger on CTS Si                  |            |             | 0                |
| 1            | EWU_<br>DCD  |               | Enable M<br>abled<br>ble Wake Up Tri                                        | gger on DCD S                                            |            |             | 0                |
| 2            | EWU_<br>RI   | -             | <b>Enable</b><br>abled<br>ble Wake Up Tri                                   | <i>Wake Up Trigg</i><br>gger on RI Stat                  |            |             | 1                |
| 3            | EWU_<br>DSR  |               | Enable M<br>abled<br>ble Wake Up Tri                                        | gger on DSR S                                            |            |             | 0                |
| 4            | EWU_<br>Rx   |               | Enable M<br>abled<br>ble Wake Up Tri                                        | /ake Up Trigge                                           |            |             | 0                |
| 5            | RWU_<br>Mode | The<br>1: Eng | Ren<br>ages Remote W<br>device issues D<br>ages Remote W<br>device issues R | visconnect Sign<br>/akeup,                               |            |             | 1                |
| 6            | Reserved     | Reserved.     |                                                                             |                                                          |            |             | 0                |
| 7            | SHDN_<br>POL | 0: Pin        | 12 Active Low S                                                             | <b>SHDN Polarity</b><br>hut-Down Signa<br>Shut-Down Sign | al.        |             | 0                |

Note: Wake up defined above only works when DCR0[6] = 0 and DCR1[4] = 0.

USB-2.0 to Two Serial Ports



### Serial Port 2 – Device Configuration Register 0

The Configuration Registers for this Serial Port are very similar to Serial Port 1, but have a few less configuration options.

| Bit[7]      | Bit[6]        | Bit[5]                                                                                                                | Bit[4]                                                                                                                                                                                                                                                                                                    | Bit[3]         | Bit[2]     | Bit[1]   | Bit[0]           |  |
|-------------|---------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|----------|------------------|--|
| Reserved    | IrDA_<br>Mode | RTS_<br>CM                                                                                                            |                                                                                                                                                                                                                                                                                                           | Rese           | erved      | Reserved | RS_<br>SDM       |  |
| DCR0<br>Bit | Name          |                                                                                                                       |                                                                                                                                                                                                                                                                                                           | Definition     |            |          | Default<br>Value |  |
| 0           | RS_<br>SDM    | Even wh<br>1: Shut do                                                                                                 | Even when USB SUSPEND is engaged                                                                                                                                                                                                                                                                          |                |            |          |                  |  |
| [3:1]       | Reserved      |                                                                                                                       |                                                                                                                                                                                                                                                                                                           | Reserved       |            |          | 000              |  |
| [5:4]       | RTS_<br>CM    | Signal is<br>01: RTS is of<br>Signal is<br>10: Drive R <sup>*</sup><br>when Do<br>Otherwi<br>11: Drive R <sup>*</sup> | RTSM RTS Control Method:         0:       RTS is controlled by Control Bit Map.<br>Signal is active low;         1:       RTS is controlled by Control Bit Map.<br>Signal is active high;         0:       Drive RTS active<br>when Downstream Data Buffer is NOT EMPTY;<br>Otherwise Drive RTS inactive. |                |            |          |                  |  |
| 6           | IrDA_<br>Mode | 0: RS-232<br>1: IrDA Mo                                                                                               |                                                                                                                                                                                                                                                                                                           | S-485 Serial F | Port Mode. |          | 0                |  |
| 7           | Reserved      |                                                                                                                       |                                                                                                                                                                                                                                                                                                           | Reserved       |            |          | 0                |  |



USB-2.0 to Two Serial Ports

### Serial Port 2 – Device Configuration Register 1

The Configuration Registers for this Serial Port are very similar to Serial Port 1, but have a few less configuration options.

| Bit[7]   | Bit[6]   | Bit[5]   | Bit[4]      | Bit[3]           | Bit[2] | Bit[1] | Bit[0] |
|----------|----------|----------|-------------|------------------|--------|--------|--------|
| Reserved | Reserved | Reserved | RW_<br>INHB | Tx <u></u><br>PN |        | Rese   | erved  |

| DCR1<br>Bit | Name         | Definition                                                                                                                                 | Default<br>Value |
|-------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| [1:0]       | Reserved     | Reserved                                                                                                                                   | 00               |
|             |              | These two bits set the output current of Serial output signals TxD, DTR_n and RTS_n:                                                       |                  |
| [3:2]       | Tx_I_<br>PMG | 00: 6 mA<br>01: 8 mA (Default)<br>10: 10 mA<br>11: 12 mA                                                                                   | 01               |
| 4           | RW_<br>INHB  | RW_INH Remote Wake Inhibit:         0:       Enable the USB Remote Wakeup function         1:       Inhibit the USB Remote Wakeup function | 0                |
| [7:5]       | Reserved     | Reserved                                                                                                                                   | 0                |

USB-2.0 to Two Serial Ports



### Serial Port 2 – Device Configuration Register 2

The Configuration Registers for this Serial Port are very similar to Serial Port 1, but have a few less configuration options.

| Bit[7]      | Bit[6]       | Bit[5]                               | Bit[4]                                                                                     | Bit[3]                                  | Bit[2] | Bit[1] | Bit[0]           |  |  |
|-------------|--------------|--------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------|--------|--------|------------------|--|--|
| Decement    | Decement     | RWU_                                 | EWU_                                                                                       | EWU_                                    | EWU_   | EWU_   | EWU_             |  |  |
| Reserved    | Reserved     | Mode                                 | Rx                                                                                         | DSR                                     | RI     | DCD    | CTS              |  |  |
| DCR2<br>Bit | Name         |                                      |                                                                                            | Definition                              |        |        | Default<br>Value |  |  |
| 0           | EWU_<br>CTS  | 0: Disal                             | bled                                                                                       | Vake Up Trigge                          |        |        | 0                |  |  |
|             |              | 1: Enab                              | Enable Wake Up Trigger on CTS State Changes.                                               |                                         |        |        |                  |  |  |
| 1           | EWU_<br>DCD  |                                      | Enable Wake Up Trigger on DCD:<br>Disabled<br>Enable Wake Up Trigger on DCD State Changes. |                                         |        |        |                  |  |  |
| 2           | EWU_<br>RI   |                                      |                                                                                            |                                         |        |        |                  |  |  |
| 3           | EWU_<br>DSR  | 0: Disal<br>1: Enab                  | bled                                                                                       | igger on DSR S                          |        |        | 0                |  |  |
| 4           | EWU_<br>Rx   | 0: Disal<br>1: Enab                  | bled                                                                                       | <i>Vake Up Trigge</i><br>igger on RXD S |        |        | 0                |  |  |
| 5           | RWU_<br>Mode | 0: Enga<br>The o<br>1: Enga<br>the D | 1                                                                                          |                                         |        |        |                  |  |  |
| [7:6]       | Reserved     | Reserved.                            | evice issues r                                                                             | oralino orginali.                       |        |        | 0                |  |  |

Note: Wake up defined above only works when DCR0[6] = 0 and DCR1[4] = 0.



USB-2.0 to Two Serial Ports

### **Electrical Specifications**

### Absolute Maximum Ratings:

Core Power Supply ( $Vcc_{\kappa}$ ) Power Supply of 3.3V I/O ( $Vcc_{310}$ ) Input Voltage of 3.3V I/O ( $Vin_{3}$ ) Input Voltage of 5V Tolerant I/O ( $Vin_{5}$ ) Operating Temperature Storage Temperature ESD HBM (MIL-STD 883E Method 3015-7 Class 2) ESD MM (JEDEC EIA/JESD22 A115-A) CDM (JEDEC/JESD22 C101-A) Latch-up (JESD No. 78, March 1997) Junction Temperature (Tj) Thermal Resistance of Junction to Ambient (Still Air)

-0.3 to 2.16 V -0.3 to 4.0 V -0.3 to 4.0 V -0.3 to 5.8 V 0 to +70 °C -40 to +150 °C 2000 V 200 V 200 V 200 W 200 mA, 1.5 x VCC 115 °C 80 °C/W

### **Operating Conditions:**

| Symbol                   | Parameter                                                                                | Min  | Тур | Max  | Units |
|--------------------------|------------------------------------------------------------------------------------------|------|-----|------|-------|
| Vcc <sub>5A</sub>        | 5V Power Supply Input                                                                    | 4.5  | 5.0 | 5.5  | V     |
| Vcc <sub>k</sub>         | Core Power Supply                                                                        | 1.62 | 1.8 | 1.98 | V     |
| Vcc3IO                   | Power Supply of 3.3V I/O                                                                 | 2.97 | 3.3 | 3.63 | V     |
| REG02_V18                | 1.8V Regulator Output                                                                    | 1.71 | 1.8 | 1.89 | V     |
| I <sub>REG02_V18</sub>   | 1.8V Regulator Current                                                                   |      |     | 70   | mA    |
| REG06_VCC33              | 3.3V Regulator Output                                                                    | 3.14 | 3.3 | 3.46 | V     |
| I <sub>REG06_VCC33</sub> | 3.3V Regulator Current                                                                   |      |     | 250  | mA    |
| I <sub>5v</sub>          | Operating current of 5V when 3.3V and 1.8V internal regulators are used. No serial load. |      | 70  |      | mA    |
| I <sub>3.3V</sub>        | Operating current of 3.3V. No serial load.                                               |      | 45  |      | mA    |
| I <sub>1.8V</sub>        | Operating current of 1.8V. No serial load.                                               |      | 25  |      | mA    |

USB-2.0 to Two Serial Ports



### DC Characteristics of 3.3V I/O Cells

| Symbol           | Parameter                            | Condition                   | Min  | Тур        | Max  | Units |
|------------------|--------------------------------------|-----------------------------|------|------------|------|-------|
| Vcc <sub>k</sub> | Core Power Supply                    | Core Area                   | 1.62 | 1.8        | 1.98 | V     |
| VCC3IO           | Power Supply                         | 3.3V I/O                    | 2.97 | 3.3        | 3.63 | V     |
| Vi <sub>l</sub>  | Input Low Voltage                    | LVTTL                       |      |            | 0.8  | V     |
| Vi <sub>H</sub>  | Input High Voltage                   | LVTTL                       | 2.0  |            |      | V     |
| Vt               | Switching Threshold                  | LVTTL                       |      | 1.5        |      | V     |
| Vt-<br>Vt+       | Schmitt Trigger<br>Threshold Voltage | LVTTL                       | 0.8  | 1.1<br>1.6 | 2.0  | V     |
| Vo <sub>l</sub>  | Output Low Voltage                   | Io <sub>1</sub> = 2 to 24mA |      |            | 0.4  | V     |
| Vo <sub>H</sub>  | Output High Voltage                  | Io, = -2 to -24mA           | 2.4  |            |      | V     |

### DC Characteristics of 5V Tolerant I/O Cells

| Symbol            | Parameter                            | Condition                      | Min | Тур        | Max | Units |
|-------------------|--------------------------------------|--------------------------------|-----|------------|-----|-------|
| Vcc <sub>5A</sub> | 5V Power Supply                      | 5V I/O                         | 4.5 | 5.0        | 5.5 | V     |
| Vi                | Input Low Voltage                    | LVTTL                          |     |            | 0.8 | V     |
| Vi <sub>H</sub>   | Input High Voltage                   | LVTTL                          | 2.0 |            |     | V     |
| Vt                | Switching Threshold                  | LVTTL                          |     | 1.5        |     | V     |
| Vt-<br>Vt+        | Schmitt Trigger<br>Threshold Voltage | LVTTL                          | 0.8 | 1.1<br>1.6 | 2.0 | V     |
| Vo <sub>H</sub>   | Output Low Voltage                   | Io <sub>1</sub> = 2 to 24 mA   |     |            | 0.4 | V     |
| Vo <sub>H</sub>   | Output High Voltage                  | Io <sub>H</sub> = -2 to -24 mA | 2.4 |            |     | V     |



USB-2.0 to Two Serial Ports



MCS7820 USB-2.0 to Two Serial Ports

### **IMPORTANT NOTICE**

MosChip Semiconductor Technology, LTD products are not authorized for use as critical components in life support devices or systems. Life support devices are applications that may involve potential risks of death, personal injury or severe property or environmental damages. These critical components are semiconductor products whose failure to perform can be reasonably expected to cause the failure of the life support systems or device, or to adversely impact its effectiveness or safety. The use of MosChip Semiconductor Technology LTD's products in such devices or systems is done so fully at the customer risk and liability.

As in all designs and applications it is recommended that the customer apply sufficient safeguards and guard bands in both the design and operating parameters. MosChip Semiconductor Technology LTD assumes no liability for customer's applications assistance or for any customer's product design(s) that use MosChip Semiconductor Technology, LTD's products.

MosChip Semiconductor Technology, LTD warrants the performance of its products to the current specifications in effect at the time of sale per MosChip Semiconductor Technology, LTD standard limited warranty. MosChip Semiconductor Technology, LTD imposes testing and quality control processes that it deems necessary to support this warranty. The customer should be aware that not all parameters are 100% tested for each device. Sufficient testing is done to ensure product reliability in accordance with MosChip Semiconductor Technology LTD's warranty.

MosChip Semiconductor Technology, LTD believes the information in this document to be accurate and reliable but assumes no responsibility for any errors or omissions that may have occurred in its generation or printing. The information contained herein is subject to change without notice and no responsibility is assumed by MosChip Semiconductor Technology, LTD to update or keep current the information contained in this document, nor for its use or for infringement of patent or other rights of third parties. MosChip Semiconductor Technology, LTD to update or keep current the information contained in this document, nor for its use or for infringement of patent or other rights of third parties. MosChip Semiconductor Technology, LTD does not warrant or represent that any license, either expressed or implied, is granted to the user.



USB-2.0 to Two Serial Ports

| 0.1       Preliminary Release.         0.2       Switched to new Page-1 Layout.         0.3       Corrected MaxPacketSize, Endpoint Numbers, Package dimensions.         0.4       Corrected Wlength fields in "Set Application Vendor Specific Command".         Removed Preliminary Notice.       Made change throughout to reflect one GPIO port instead of two. Added Driver Support entries on page 1.                  | 19-May-2006<br>30-May-2006<br>31-May-2006<br>05-Jun-2006 |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|
| 0.3       Corrected MaxPacketSize, Endpoint Numbers, Package dimensions.         0.4       Corrected Wlength fields in "Set Application Vendor Specific Command".         Removed Preliminary Notice.         Made change throughout to reflect one GPIO port instead of two.                                                                                                                                                | 31-May-2006                                              |  |
| 0.4 Corrected Wlength fields in "Set Application Vendor Specific Command".<br>Removed Preliminary Notice.<br>Made change throughout to reflect one GPIO port instead of two.                                                                                                                                                                                                                                                 | -                                                        |  |
| Removed Preliminary Notice.<br>Made change throughout to reflect one GPIO port instead of two.                                                                                                                                                                                                                                                                                                                               | 05-Jun-2006                                              |  |
| Made change throughout to reflect one GPIO port instead of two.                                                                                                                                                                                                                                                                                                                                                              |                                                          |  |
| <ul> <li>Made bits 2 and 3 of the MCR register reserved.</li> <li>Made bit 5 of the Mode register reserved.</li> <li>Replaced Raid_reg1 with Rx_sampling_reg1 throughout document.<br/>Modified product ID value in EEPROM Content Layout table.</li> <li>Modified description of bits 3, 2, and 1 of Device Configuration register 0.<br/>Made bit 6 of Device Configuration register 2 reserved and added note.</li> </ul> | 28-Aug-2006                                              |  |
| Clarified Linux Kernel support in Features.1.1Deleted Windows CE5.0 and Vista release dates.<br>Verified state of all Reserved field default values.                                                                                                                                                                                                                                                                         | 16-Sept-2006                                             |  |
| <ul> <li>Updated Absolute Maximum Rating table</li> <li>Deleted Leakage Current table</li> <li>Updated Operating Conditions table</li> <li>1.2 Updated 3.3V DC Characteristics table</li> <li>Updated 5V DC Characteristics table</li> <li>Removed dimensions in Inches from Package Dimensions table</li> <li>Removed 'Confidential' notice from all pages</li> </ul>                                                       | 5-August-200                                             |  |
| <ul> <li>Deleted Leakage Current table</li> <li>Updated Operating Conditions table</li> <li>Updated 3.3V DC Characteristics table</li> <li>Updated 5V DC Characteristics table</li> <li>Removed dimensions in Inches from Package Dimensions table</li> </ul>                                                                                                                                                                | 5-August-20                                              |  |